pastermil@sh.itjust.works to Programmer Humor@lemmy.ml · 6 months agoSome Mnemonicssh.itjust.worksimagemessage-square20fedilinkarrow-up1353arrow-down16
arrow-up1347arrow-down1imageSome Mnemonicssh.itjust.workspastermil@sh.itjust.works to Programmer Humor@lemmy.ml · 6 months agomessage-square20fedilink
minus-square9point6@lemmy.worldlinkfedilinkarrow-up27·6 months agoI still don’t know why this architecture went for a Double XOR as the NOP, I guess they were just flexing that the reference chip design could do both in a single cycle
minus-squarepancake@lemmygrad.mllinkfedilinkarrow-up4·edit-26 days agoThis content will be automatically deleted
I still don’t know why this architecture went for a Double XOR as the NOP, I guess they were just flexing that the reference chip design could do both in a single cycle
This content will be automatically deleted